svn commit: r292609 - in head/sys/mips: include mips
Adrian Chadd
adrian at FreeBSD.org
Tue Dec 22 15:59:42 UTC 2015
Author: adrian
Date: Tue Dec 22 15:59:41 2015
New Revision: 292609
URL: https://svnweb.freebsd.org/changeset/base/292609
Log:
[mips] Add TLB pagemask probing code, and print out the allowable page sizes.
This is from Stacey's work on larger kernel stack sizes for MIPS. Thanks!
Submitted by: sson
Modified:
head/sys/mips/include/cpuinfo.h
head/sys/mips/include/pte.h
head/sys/mips/mips/cpu.c
Modified: head/sys/mips/include/cpuinfo.h
==============================================================================
--- head/sys/mips/include/cpuinfo.h Tue Dec 22 15:42:53 2015 (r292608)
+++ head/sys/mips/include/cpuinfo.h Tue Dec 22 15:59:41 2015 (r292609)
@@ -54,6 +54,7 @@ struct mips_cpuinfo {
u_int8_t cpu_rev;
u_int8_t cpu_impl;
u_int8_t tlb_type;
+ u_int32_t tlb_pgmask;
u_int16_t tlb_nentries;
u_int8_t icache_virtual;
boolean_t cache_coherent_dma;
Modified: head/sys/mips/include/pte.h
==============================================================================
--- head/sys/mips/include/pte.h Tue Dec 22 15:42:53 2015 (r292608)
+++ head/sys/mips/include/pte.h Tue Dec 22 15:59:41 2015 (r292609)
@@ -188,4 +188,17 @@ typedef pt_entry_t *pd_entry_t;
#endif
#endif /* LOCORE */
+
+/* PageMask Register (CP0 Register 5, Select 0) Values */
+#define MIPS3_PGMASK_MASKX 0x00001800
+#define MIPS3_PGMASK_4K 0x00000000
+#define MIPS3_PGMASK_16K 0x00006000
+#define MIPS3_PGMASK_64K 0x0001e000
+#define MIPS3_PGMASK_256K 0x0007e000
+#define MIPS3_PGMASK_1M 0x001fe000
+#define MIPS3_PGMASK_4M 0x007fe000
+#define MIPS3_PGMASK_16M 0x01ffe000
+#define MIPS3_PGMASK_64M 0x07ffe000
+#define MIPS3_PGMASK_256M 0x1fffe000
+
#endif /* !_MACHINE_PTE_H_ */
Modified: head/sys/mips/mips/cpu.c
==============================================================================
--- head/sys/mips/mips/cpu.c Tue Dec 22 15:42:53 2015 (r292608)
+++ head/sys/mips/mips/cpu.c Tue Dec 22 15:59:41 2015 (r292609)
@@ -190,6 +190,14 @@ mips_get_identity(struct mips_cpuinfo *c
cpuinfo->l1.dc_size = cpuinfo->l1.dc_linesize
* cpuinfo->l1.dc_nsets * cpuinfo->l1.dc_nways;
+ /*
+ * Probe PageMask register to see what sizes of pages are supported
+ * by writing all one's and then reading it back.
+ */
+ mips_wr_pagemask(~0);
+ cpuinfo->tlb_pgmask = mips_rd_pagemask();
+ mips_wr_pagemask(MIPS3_PGMASK_4K);
+
#ifndef CPU_CNMIPS
/* L2 cache */
if (!(cfg1 & MIPS_CONFIG_CM)) {
@@ -289,8 +297,31 @@ cpu_identify(void)
} else if (cpuinfo.tlb_type == MIPS_MMU_FIXED) {
printf("Fixed mapping");
}
- printf(", %d entries\n", cpuinfo.tlb_nentries);
+ printf(", %d entries ", cpuinfo.tlb_nentries);
+ }
+
+ if (cpuinfo.tlb_pgmask) {
+ printf("(");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_MASKX)
+ printf("1K ");
+ printf("4K ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_16K)
+ printf("16K ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_64K)
+ printf("64K ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_256K)
+ printf("256K ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_1M)
+ printf("1M ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_16M)
+ printf("16M ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_64M)
+ printf("64M ");
+ if (cpuinfo.tlb_pgmask & MIPS3_PGMASK_256M)
+ printf("256M ");
+ printf("pg sizes)");
}
+ printf("\n");
printf(" L1 i-cache: ");
if (cpuinfo.l1.ic_linesize == 0) {
More information about the svn-src-head
mailing list